http://bjas.journals.ekb.eg

#### **Photonic Crystal based ultra-thin "TM-only" all-optical logic gates** Asmaa M.Masoud<sup>1</sup>, Ibrahim S.Ahmed<sup>1</sup>, Mina D.Asham<sup>1</sup>and Sahar A.El-Naggar<sup>2</sup>

<sup>1</sup>Basic Engineering Sciences Dept., Benha Faculty of Engineering, Benha University, Qalubyia, Egypt

<sup>2</sup> Engineering Mathematics and Physics Dept., Faculty of Engineering, Cairo University, Giza, Egypt **E-mail:** Asmaa.masoud@bhit.bu.edu.eg

## Abstract

In this study, the authors propose a novel design for all-optical logic gates based on the interference effect methodology of constructing two-dimensional "photonic crystals". The gates consist of ellipse-shaped rods with a 45° orientation arranged in a square lattice. These rods are air-filled holes drilled in a Silicon substrate. The suggested structure is engineered to operate with Transverse Magnetic (TM) waves, which are defined such that the Transverse Magnetic polarization of light is parallel to the rods of the design while propagating. Numerical simulations demonstrate that the gates successfully meet their targeted truth tables at the communication wavelength of 1550 nm (the commonly used wavelength in optical communication). The design has ultra-small device dimensions of  $4x4 \ \mu m^2$ , which provides the advantage of high device speed (60~110 fs). Furthermore, our design operates with TM waves, which are challenging to manipulate.

Keywords: Photonic crystals - 'All-Optical' logic gates- TM-ultra-small devices

## 1. Introduction

The utilization of light manipulation has emerged as the next generation of electronics, following the declining revolution of transistors [1]. In order to accelerate data processing, photons have replaced electrons as the primary means of data transfer, leading to the rise of all-optical data processing. Consequently, researchers have been motivated to develop all-optical networks, components, waveguides, adders, processors, and other related technologies to meet the demands of this new era of data processing. Photonic crystals (PHCs) have been the center of focus since their initial introduction in 1987 [2], due to their potential to create faster, smaller, and less complex computing devices. All-optical logic gates are crucial components of the future all-optical computers assembled by PHCs, leading to a significant interest in this field. Various techniques have been adopted to manipulate light, such as (Self-collimated beam [3], Multi-Mode Interference [4], interference based gates[5], Mach Zehnder Interferometer[6], and nonlinear effects of materials.

Interference effect methodology has been considered the simplest and least timeconsuming method, with ease of fabrication [7],[8]. The methodology involves creating waveguides [9], [10]through the adopted main structure. Hence, enabling light to travel through, causing a constructive (logic 1) or destructive (logic 0) interference between light beams, producing the alloptical logic gate output down another waveguide. Although several researchers have made significant progress in this area, handful have figured out how to manipulate light in the TM mode.

While TE-only polarization has been widely achieved, achieving polarization-free operation is challenging due to the need to use nonlinear effects in materials, as previously defined in [11][12], hence increasing the complexity. In contrast, TEonly polarization has been introduced in many researches as [13]–[17] as it is easily manipulated through waveguides. Square or triangular lattice can be used depending on the structure and its output. Also other utilized techniques, such as ring resonators[18][19]. Cascaded all-optical logic gates were also used to posit more gates as in [20]-[21]. TM polarization was not introduced so far alone in any research, but as aforementioned, it was introduced with TE polarization, but in more complex designs.

Shapes of rods in conjunction with those of the lattice play a huge rule in determining the band width and size [22]. Here, we use oriented oval rods with square lattice to maintain the gap needed as was found in [23] The self-assembled system exhibits a TM band gap that can exceed the TM band gap of its perfect system counterpart, characterized by rods. In this paper, we introduce TM-only polarization with a very-small-dimension design which has the privilege of easier manufacturing and implementation and is suitable for all-optical future computers. In addition, all the gates are acquired with the same design. This paper is organized as; section two introduces the new gates design and their functionality, section three displays our numerical results, in section four we discuss the time response for each output of our gates and section five exhibits the final conclusion and the future work based on this proposed structure.

#### 2. Design and structure

Herein is a new unique design for four alloptical (PHCs based) logic gates with dimensions of  $4 \times 4 \mu m$  with (11) columns and (11) rows working with TM polarization of light (TM mode is defined such that the Transverse Magnetic polarization of light is parallel to the rods of the design while propagating). The lattice constant of this design is set to 0.38 µm containing airdrilled holes in Si substrate with refractive index of 3.45 and aligned in a square lattice as shown in Figure 1. The air-holes are 45°oriented ellipse shaped with major and minor radii of 0.289a and 0.42a respectively. This design has a bandgap in the range between  $(1.468 \sim 1.645) \mu m$  of wavelength as shown in Figure 2. The mid of this gap is  $\lambda$ =1.55 µm as shown in table 1. This is the wavelength we are operating within this research and also is the most common bandwidth in telecommunications.



Figure 1 (the main structure: 45° oriented-ellipse-airrods in Si substrate)



Figure 2 : (TM band gap for oriented-ellipse-air-rods in Si substrate design)

| Parameters of the structure    |                 |  |  |  |  |
|--------------------------------|-----------------|--|--|--|--|
| Dimensions of the              | 4 μm × 4μm      |  |  |  |  |
| structure                      |                 |  |  |  |  |
| Refractive index of Si         | 3.45            |  |  |  |  |
| minor radius of air holes      | 0.11 µm         |  |  |  |  |
| major radius of air holes      | 0.16 μm         |  |  |  |  |
| Lattice constant               | 0.38 μm         |  |  |  |  |
| operating wavelength           | 1.55 μm         |  |  |  |  |
| Optimizing rounded air-        | 0.1 μm          |  |  |  |  |
| rod                            |                 |  |  |  |  |
| Tilting angel                  | 45°             |  |  |  |  |
| Simulation                     | parameters      |  |  |  |  |
| Boundaries of our              | PMLs            |  |  |  |  |
| structure                      |                 |  |  |  |  |
| Input wave                     | Continuous wave |  |  |  |  |
| Input power (P <sub>in</sub> ) | 10 W            |  |  |  |  |

Our design is composed of three input "waveguide" ports and one output "waveguide" port, the three input ports are the waveguides entitled "A, B and Ref" respectively. The output port is the waveguide we receive output through and entitled "C" as shown in Figure 3. The input and output waveguides were made by removing rods from the Si substrate so the light can travel through the air-filled them. Also, there is an optimizing air-rod added to enhance the gate inputs and outputs has minor and major radii of (0.263a,0.368a) respectively and a rotating angel of 45°. As we mentioned before all the gates are working with TM polarization. The output is considered to be logic "0" if it is 0.45 or lower of the input power and logic "1" if it is 0.55 or higher of the input power.

This work was executed using the free software of Finite-Difference Time-Domain "OptiFDTD" from Optiwave Systems Inc [24] [25] . This structure's boundaries were adjusted to (PMLs) Perfectly Matched Layers. Evaluating our gates' performances, we used the contrast ratio (CR), circumscribed as the fraction of the output powers of logic "1" and logic "0" as comes next:

$$CR = 10 \, \log \frac{P_1}{P_0}$$

As P1 refers to the power of output logic "1" and P0 is the output power of logic "0", Pin is the input power to all inputs A, B and Ref and it simultaneously spreads through them.



Figure 3 (all-gates structure: A and B are the main gate inputs; Ref is the controlling signal and C is the output)

3. Simulation and Numerical results

Those gates were designed to focus on TM polarization, ease of fabrication and compact dimensions and moreover higher speed. The basic theory as per optics' science of those gates' mechanism is the interference effect. So, if the three inputs are in phase (means the phase difference is 0) so a constructive interference arises and a logic "1" is created at the output, otherwise the inputs are out of phase (one or more are with phase difference  $\pi$  or its multiple) a destructive interference occurs revealing a logic "0" at the output. The input power was set to be Pin =10 watt of continuous wave (CW) and the reference gate is the controller of the other two gates.

# I. AND all-optical logic gate:

This AND gate was established with the aforementioned design to accomplish the truth table of a normal logic AND gate as in table "1". So, if at least one of the inputs is recognized as logic "0", the output should be logic "0"as shown in Figure4(a, b). Only if

the two inputs are logic "1" that grant an output equal to logic "1" as in Figure4(c).



Figure 4 : input A matches logic "zero", input B matches logic "one", Ref is out of phase with A&B and the output matches logic "zero", (b): input A matches logic "one", input B matches logic "zero", Ref is in phase with A&B and the output matches logic "zero", (c): input A matches logic "one", input B matches logic "one", Ref is in phase with A&B and the output matches logic "one", and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one")



Figure 5 ((a): input A matches logic "zero", input B matches logic "one", Ref is out of phase with A&B and the output matches logic "one", (b): input A matches logic "one", input B matches logic "zero", Ref is in phase with A&B and the output matches logic "one", (c): input A matches logic "one", input B matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in phase with A&B and the output matches logic "one", Ref is in p

# The AND all-optical logic gate truth table:

Table 2(AND gate: both logic and optic truth table)

| AND | A | В | Ref       | С | Optical<br>Power<br>output |
|-----|---|---|-----------|---|----------------------------|
|     | 0 | 1 | 0<br>φ(0) | 0 | 0.43 P <sub>0</sub>        |
|     | 1 | 0 | 1<br>φ(π) | 0 | 0.23 P <sub>0</sub>        |
|     | 1 | 1 | 1<br>φ(0) | 1 | 1.02 P <sub>0</sub>        |

Where, P0 is defined as the input power of A and B and the contrast ratio of this gate is 6.47 computed as the percentage of the highest output logic "1" to the lowest output logic"0".

# II. OR all-optical logic gate:

Using the all-gates shape previously shown, also an OR gate is accomplished satisfying the OR logic gates truth table so that: if at least one of the inputs is recognized as logic "1", the output is considered logic "1" as shown in **Error! Reference source not found.** 

# The OR all-optical logic gate truth table:

Table3 (OR gate: both logic and optic truth table)

| OR | A | В | Ref       | С | Optical<br>Power<br>output |
|----|---|---|-----------|---|----------------------------|
|    | 1 | 0 | 1<br>φ(0) | 1 | 1.26 P <sub>0</sub>        |
|    | 0 | 1 | 1<br>φ(π) | 1 | 0.8 P <sub>0</sub>         |
|    | 1 | 1 | 1<br>φ(0) | 1 | 1.02 P <sub>0</sub>        |

# III. NOT and XNOR all-optical logic gates:

In the NOT logic gate, when both inputs are logic "0" the output is a correspondent logic "1", as Shown in Figure 6, the constant ratio of Not gate is 2.6. The following cases of XNOR gate is the same as (a), (b) and (c) in Figure 4 which is satisfied with our alloptical logic gate as illustrated below.

# The NOT all-optical logic gate truth table:

Table 4 (NOT gate: both logic and optic truth able)

| NOT | A | Ref           | С | Optical<br>Power<br>output |
|-----|---|---------------|---|----------------------------|
|     | 0 | 1<br>φ (0, π) | 1 | 0.58 P <sub>0</sub>        |
|     | 1 | 1<br>φ(π)     | 0 | 0.32 P <sub>0</sub>        |



Figure 6 (input A matches logic "zero", input B matches logic "zero", the output matches logic "one")

#### The XNOR all-optical logic gate truth table:

Table 5 (XNOR gate: both logic and optic truth table)

| XNOR | A            | В         | Ref                   | С    | Optical<br>Power<br>output |
|------|--------------|-----------|-----------------------|------|----------------------------|
|      | 0            | 0         | 1<br>ω(0.π)           | 1    | 0.58 P <sub>c</sub>        |
|      | 0            | 1         | $1 \qquad \varphi(0)$ | 0    | 0.43 P <sub>0</sub>        |
|      | 1            | 0         | 1<br>φ(π)             | 0    | 0.23 P <sub>0</sub>        |
|      | 1            | 1         | 1<br>φ(0)             | 1    | 1.02 P <sub>0</sub>        |
| Th   | e contrast r | atio of X |                       | is 6 | 17                         |

#### IV. NAND and NOR all-optical logic gates:

Both NAND and NOR gates split up some of their output with both AND and OR gates. As NAND gate shares the first two cases (A) and (B) of OR gates as in figure (5). NOR gate share the first two cases of AND gate as in figure (4). The unique case for both NAND and NOR gates is when both inputs are logic "1" and the output is logic "0" as shown in figure (7). The output for the first case of NAND and NOR gates is assigned in NOT gate figure (5). The contrast ratio for NAND gate is 6 and for NOR gate is 4.

#### The NAND all-optical logic gate truth table:

Table 6(NAND gate: both truth table and optic truth table)

| NAND | А | В | Ref         | С | Optical Power<br>output |
|------|---|---|-------------|---|-------------------------|
|      | 0 | 0 | 1<br>φ(0,π) | 1 | 0.58 P <sub>0</sub>     |
|      | 1 | 0 | 1<br>φ(0)   | 1 | 1.26 P <sub>0</sub>     |
|      | 0 | 1 | 1<br>φ(π)   | 1 | 0.8 P <sub>0</sub>      |
|      | 1 | 1 | 1<br>φ(π)   | 0 | 0.32 P <sub>0</sub>     |

#### The NOR all-optical logic gate truth table:

#### Table 7(NOR gate: both truth table and optic truth table)

| NOR | A | В | Ref         | С | Optical Power<br>output |
|-----|---|---|-------------|---|-------------------------|
|     | 0 | 0 | 1<br>φ(0,π) | 1 | $0.58 P_0$              |
|     | 1 | 0 | 1<br>φ (π)  | 0 | 0.23 P <sub>0</sub>     |
|     | 0 | 1 | 1<br>φ (0)  | 0 | 0.43 P <sub>0</sub>     |
|     | 1 | 1 | 1<br>φ (π)  | 0 | 0.32 P <sub>0</sub>     |



Figure 7 (input A matches logic" one", input B matches logic" one" and the output is logic "zero".



Figure 8 the output power for all input cases, separating 7 cases between four on (logic "one") and three off (logic "zero")



Figure 9 (output latency four cases:(A) A=1, B=0, Ref is out of phase and C=0 with latency 110 fs, (B) A=1, B=0, Ref is in phase and C=1 with latency 60 fs, (C) A=1, B=1, Ref is in phase and C=1 with latency 60 fs, (D) A=0, B=0, Ref is indifferent and C=1 with latency 100 fs)

# 4. Power output and Time response for all gates:

In this section we particularly discuss the power output for all cases and the latency of our all-optical logic gates, the results were found optimistically odd. The power output for all cases were divided into two sections separated by margin of neither logic one or logic zero between output power (4.5,5.5) shown in figure 8. On the other hand, the best time response of the gates is found in (B) and (C) as shown in Figure 9 is 60 fs, other outputs are respectively 110 and 100 fs in outputs (A) and (D). The latency of our gates was calculated as per[26].

## 5. Conclusion

In this study, we presented a novel design for all-optical logic gates, include all-optical logic gates, based on a 2D simulation utilizing Finite-Difference Time-Domain (FDTD) and Plane Wave Expansion (PWE) techniques. The proposed design involved removing elliptical Si-rods from the Si substrate and replacing them with air-holes to enable light manipulation through air waveguides. The significant advantage of this design is the compact size of the gates and low response time, meeting the requirements for downscaled all-optical devices, as well as the ease of fabrication and the novelty of the TM-only polarization. We compare our design with previous and recent work in Table 5, showing that while both TM and TE polarizations have been implemented before, they required complex and challenging techniques. In contrast, our design is simpler to fabricate and utilizes more accessible materials, making it a promising candidate for practical applications in all-optical computing.

| Ref(year)   | gates                             | Polarization             | Technique                              | Dimensions(µm²) | CR (db) | Response<br>time (fs) |
|-------------|-----------------------------------|--------------------------|----------------------------------------|-----------------|---------|-----------------------|
| This paper  | All<br>gates                      | ТМ                       | Interference<br>effect                 | 4*4             | 4~7.4   | 60~110                |
| [27] (2016) | All<br>gates                      | Polarization independent | Non liner<br>kerr material             |                 | 6-10    | 310~360               |
| [28] (2016) | XOR<br>and OR                     | TE                       | Interference<br>effect                 | 11.6*11.6       | 6.767   | 400                   |
| [29](2019)  | NOT<br>and<br>AND                 |                          | MOPSO-<br>based<br>inverse-<br>design  | 1.2*1.2         | 3.9~7.1 | 250                   |
| [30](2020)  | OR,<br>AND,<br>NOR<br>and<br>NAND | TE                       | Line defect<br>and square<br>resonator | 13.34*13.34     | 2.9~6.1 | 250~1100              |
| [26](2020)  | XOR<br>and<br>OR                  | TE                       | Interference<br>effect                 | 12.5*12.5       |         | 90~120                |
| [31] (2021) | AND                               | TE                       | Interference<br>effect                 | 7*7             |         | 60                    |

#### Table 8 (comparison of proposed results with previously published results)

# References

- G. M. Moore, "Cramming more components onto integrated circuits With unit cost," *Electronics*, vol. 38, no. 8, p. 114, 1965, [Online]. Available: https://newsroom.intel.com/wpcontent/uploads/sites/11/2018/05/moore s-law-electronics.pdf.
- [2] S. John, "Strong localization of photons in certain disordered dielectric superlattices," *Phys. Rev. Lett.*, vol. 58, no. 23, pp. 2486–2489, 1987, doi: 10.1103/PhysRevLett.58.2486.
- [3] R. Fan, X. Yang, X. Meng, and X. Sun, "2D photonic crystal logic gates based on self-collimated effect," *J. Phys. D. Appl. Phys.*, vol. 49, no. 32, p. 325104, Jul. 2016, doi: 10.1088/0022-3727/49/32/325104.
- [4] E. haq Shaik and N. Rangaswamy, "Multi-mode interference-based photonic crystal logic gates with simple structure and improved contrast ratio," *Photonic Netw. Commun.*, vol. 34, no. 1, pp. 140–148, Aug. 2017, doi: 10.1007/s11107-016-0683-7.
- [5] A. M. Masoud, I. S. Ahmed, S. A. Elnaggar, and M. D. Asham, "Design and simulation of all logic gates based on two dimensional photonic crystals," *J. Opt.*, pp. 1–10, 2021, doi: 10.1007/s12596-021-00787-8.
- [6] M. M. Gupta and S. Medhekar, "Alloptical NOT and AND gates using counter propagating beams in nonlinear Mach-Zehnder interferometer made of photonic crystal waveguides," *Optik* (*Stuttg*)., vol. 127, no. 3, pp. 1221–1228, Feb. 2016, doi: 10.1016/j.ijleo.2015.10.176.
- [7] H. M. E. E. Hussein, T. A. Ali, and N. H. Rafat, "A review on the techniques for building all-optical photonic crystal logic gates," *Opt. Commun.*, vol. 106, pp. 385–397, 2018, doi: 10.1016/j.optlastec.2018.04.018.
- [8] M. A. Butt, S. N. Khonina, and N. L. Kazanskiy, "Recent advances in photonic crystal optical devices: A review," *Opt. Laser Technol.*, vol. 142, no. April, p. 107265, Oct. 2021, doi:

10.1016/j.optlastec.2021.107265.

- [9] M. L. Povinelli, S. G. Johnson, S. Fan, and J. D. Joannopoulos, "Emulation of two-dimensional photonic crystal defect modes in a photonic crystal with a threedimensional photonic band gap," *Phys. Rev. B - Condens. Matter Mater. Phys.*, vol. 64, no. 7, pp. 1–8, 2001, doi: 10.1103/PhysRevB.64.075313.
- [10] M. Sigalas, C. M. Soukoulis, E. N. Economou, C. T. Chan, and K. M. Ho, "Photonic band gaps and defects in two dimensions: Studies of the transmission coefficient," *Phys. Rev. B*, vol. 48, no. 19, pp. 14121–14126, 1993, doi: 10.1103/PhysRevB.48.14121.
- [11] C. Engineering, "DESIGN AND ANALYSIS OF ALL OPTICAL LOGIC GATES BASED ON 2-D PHOTONIC CRYSTALS Masters of Engineering In Electronics and Communication Engineering," vol. 147004, 1956.
- [12] Q. Fan, C. Li, W. Liu, Y. Lu, and D. Zhang, "Polarization-independent waveguides in air holes photonic crystals and its slow light," *Opt. Commun.*, vol. 380, pp. 227–232, 2016, doi: 10.1016/j.optcom.2016.06.017.
- [13] A. Pashamehr, M. Zavvari, and H. Alipour-Banaei, "All-optical AND/OR/NOT logic gates based on photonic crystal ring resonators," *Front. Optoelectron.*, vol. 9, no. 4, pp. 578– 584, 2016, doi: 10.1007/s12200-016-0513-7.
- [14] K. Bhadel and R. MEhra, "All-Optical AND Logic Gate Based On 2-D Photonic crystal," *Int. J. Commun. Syst. Netw. Technol.*, vol. 3, no. 2, 2014.
- [15] H. M. E. Hussein, T. A. Ali, and N. H. Rafat, "New designs of a complete set of Photonic Crystals logic gates," *Opt. Commun.*, vol. 411, no. November 2017, pp. 175–181, 2018, doi: 10.1016/j.optcom.2017.11.043.
- [16] Y. A. N. Qing-bo, W. U. Rong, L. I. U. Zhen, and Z. Lu-yao, "All-optical non-gate and NOR gate design," *Optoelectron. Lett.*, vol. 16, no. 2, 2020, doi: https://doi.org/10.1007/s11801-020-

9046-9.

- [17] F. Parandin, M. R. Malmir, and M. Naseri, "Superlattices and Microstructures Recon fi gurable alloptical NOT, XOR, and NOR logic gates based on two dimensional photonic crystals," *Superlattices Microstruct.*, vol. 113, pp. 737–744, 2018, doi: 10.1016/j.spmi.2017.12.005.
- [18] K. Goudarzi, A. Mir, I. Chaharmahali, and D. Goudarzi, "Alloptical XOR and or logic gates based on line and point defects in 2-D photonic crystal," *Opt. Laser Technol.*, vol. 78, no. 2, pp. 139–142, 2016, doi: 10.1016/j.optlastec.2015.10.013.
- [19] W. Sheng, X.-Q., & Song, X.-Q. Sheng, and W. Song, "Finite-Difference Time-Domain Method," *Essentials Comput. Electromagn.*, pp. 207–241, Apr. 2012, doi: 10.1002/9780470829646.CH4.
- [20] E. G. Anagha and R. K. Jeyachitra, "An investigation on the cascaded operation of photonic crystal based all optical logic gates and verification of De Morgan's law," *Opt. Quantum Electron.*, vol. 52, no. 6, p. 293, 2020, doi: 10.1007/s11082-020-02384-8.
- [21] P. De, S. Ranwa, and S. Mukhopadhyay, "Implementation of all-optical Toffoli gate by 2D Si air photonic crystal," *IET Optoelectron.*, vol. 15, no. 3, pp. 139–148, 2021, doi: 10.1049/OTE2.12029.
- [22] N. Susa, "Large absolute and polarization-independent photonic band gaps for various lattice structures and rod shapes," *J. Appl. Phys.*, vol. 91, no. 6, pp. 3501–3510, 2002, doi: 10.1063/1.1450022.
- [23] Z. Qin, T. Liu, and D. Wan, "Effects of orientational and positional randomness of particles on photonic band gap," *Phys. Rev. B*, vol. 107, no. 17, pp. 1–7, 2023, doi: 10.1103/PhysRevB.107.174110.
- [24] W. Sheng, X.-Q., & Song, "Finite-Difference Time-Domain Method," in *Essentials of Computational Electromagnetics*, 2012, pp. 207–241.

- [25] "OptiFDTD 32-bit tool provided by Optiwave Systems." [Online]. Available: https://optiwave.com/.
- [26] K. E. Muthu and S. S. V Keerthana, "Design and analysis of a reconfigurable XOR / OR logic gate using 2D photonic crystals with low latency," *Opt. Quantum Electron.*, vol. 52, no. 10, pp. 1–9, 2020, doi: 10.1007/s11082-020-02550-y.
- [27] P. Rani, Y. Kalra, and R. K. Sinha, "Design and analysis of polarization independent all-optical logic gates in silicon-on-insulator photonic crystal," *Opt. Commun.*, vol. 374, no. September, pp. 148–155, 2016, doi: 10.1016/j.optcom.2016.04.037.
- [28] K. Goudarzi, A. Mir, I. Chaharmahali, and D. Goudarzi, "Alloptical XOR and or logic gates based on line and point defects in 2-D photonic crystal," *Opt. Laser Technol.*, vol. 78, no. 2, pp. 139–142, 2016, doi: 10.1016/j.optlastec.2015.10.013.
- [29] Q. Lu et al., "High-speed ultracompact all-optical NOT and AND logic gates designed by a multi-objective particle swarm optimized method," Opt. Laser Technol., vol. 116, no. January, pp. 322–327, 2019, doi: 10.1016/j.optlastec.2019.03.032.
- [30] D. S. R. Anbazhagan, "Design and analysis of optical logic gates based on trifurcation structured 2D photonic crystals," *Opt. Quantum Electron.*, vol. 52, no. 8, pp. 1–21, 2020, doi: 10.1007/s11082-020-02489-0.
- [31] F. Parandin, R. Kamarian, and M. Jomour, "3 . 33 Tb / s All-optical AND Logic Gate Based on Two-dimensional Photonic Crystals," pp. 921–928, 2021, doi:
  https://doi.org/10.1100/sizes52285.2021

https://doi.org/10.1109/piers53385.2021 .9694950.